

#### High Efficiency Fast Response, 6A, 28V Input Synchronous Step Down Regulator with 100mA 3.3V LDO

#### General Description

The SY8386B develops a high efficiency synchronous step-down DC/DC regulator capable of delivering 6A current. The device integrates main switch and synchronous switch with very low  $R_{\text{DS}(\text{ON})}$  to minimize the conduction loss. In addition, it operates at pseudoconstant frequency of 600kHz under heavy load conditions to minimize the size of inductor and capacitor. SY8386B also provides a fixed 3.3V LDO with 100mA current capability, which can be used to power the external peripheries, such as the keyboard controller in notebook. The 3.3V LDO can switch over to Buck regulator output to save power loss.

Silergy's proprietary Instant-PWM<sup>TM</sup> fast-response, constant-on-time (COT) PWM control method supports high input/output voltage ratios (low duty cycles), and fast transient response while maintaining a near constant operating frequency over line, load and output voltage ranges. This control method provides stable operation without complex compensation and even with low ESR ceramic capacitors.

The SY8386B operates over a wide input voltage range from 4.5V to 24V. Cycle-by-cycle current limit, input under voltage lock-out, internal soft-start, output under voltage protection, over voltage protection and thermal shutdown provide safe operation in all operating conditions.

#### **Ordering Information**



| Ordering Number | Package type  | Note |
|-----------------|---------------|------|
| SY8386BRHC      | QFN2.5×2.5-16 |      |

#### **Features**

- Low R<sub>DS(ON)</sub> for Internal Switches (top/bottom):  $36/18 \text{ m}\Omega$
- Wide Input Voltage Range: 4.5~24V
- Integrated Bypass Switch:  $1.2\Omega$
- Instant PWM Architecture to Achieve Fast **Transient Responses**
- Internal Soft-start Limits the Inrush Current
- Pseudo-constant Frequency: 600kHz
- Fixed 3.338V Output Voltage
- 6A Output Current Capability
- 100mA LDO Current Capability
- ±1% Internal Reference Voltage
- PFM/USM Selectable Light Load Operation Mode
- Power Good Indicator
- **Output Discharge Function**
- Cycle-by-cycle Valley and Peak Current Limit Protection
- Latch-off Mode Output Under Voltage Protection for Buck
- Latch-off Mode Output Over Voltage Protection for Buck
- Latch-off Mode Over Temperature Protection for Buck
- Auto-recovery Mode Output Under Voltage Protection for LDO
- Auto-recovery Mode Over Temperature Protection for LDO
- Input Under Voltage Lock-out(UVLO)
- RoHS Compliant and Halogen Free
- Compact package: QFN2.5×2.5-16

#### **Applications**

- LCD-TV/Net-TV/3DTV
- Set Top Box
- Notebook
- High Power AP

## Typical Applications



Figure 1. Schematic Diagram



Figure 2. Buck Efficiency vs. Load Current



## Pinout (top view)



(QFN2.5×2.5-16)

Top Mark: Qqxyz, (Device code: Qq, x=year code, y=week code, z=lot number code)

| Pin Name | Pin Number  | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BS       | 1           | Boot-strap pin. Supply high side gate driver. Connect a 0.1µF ceramic capacitor between the BS pin and the LX pin.                                                                                                                                                                                                                                                                                                                                            |
| IN       | 2, 3, 4     | Input pin. Decouple this pin to the GND pin with at least a 10µF ceramic capacitor. A 0.1µF input ceramic capacitor is recommended to reduce the input noise.                                                                                                                                                                                                                                                                                                 |
| LX       | 5, 15, 16   | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                                                                                                                                                                                                                                                                         |
| GND      | 6, 14, EP   | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PG       | 7           | Power good Indicator. Open drain output when the output voltage is within 90% to 120% of regulation point.                                                                                                                                                                                                                                                                                                                                                    |
| EN2      | 8           | Enable control of the IC and internal LDO. Pulling this pin high to turn on the IC and internal LDO. Do not leave this pin floating.                                                                                                                                                                                                                                                                                                                          |
| EN1      | i de l'alla | Enable control of the Buck regulator. Pulling this pin high to turn on the regulator. Do not leave this pin floating.  The pin is also used for controlling operation mode of the regulator under light load condition after the output of Buck regulator is within the regulation range. When its voltage is less than 1.6V, the Buck regulator works under ultra-sonic mode. When its voltage is larger than 2.2V, the Buck regulator works under PFM mode. |
| FF       | 10          | Output feed forward pin. Connect the RC network from the output to this pin.                                                                                                                                                                                                                                                                                                                                                                                  |
| OUT      | 11          | Output pin. Connect to the output of Buck regulator. This pin also provides the bypass input for internal LDO.                                                                                                                                                                                                                                                                                                                                                |
| TEST     | 12          | For factory use only. Leave this pin floating or connect it to GND in application.                                                                                                                                                                                                                                                                                                                                                                            |
| LDO      | 13          | 3.3V LDO output. Decouple this pin to ground with at least a 4.7µF capacitor.                                                                                                                                                                                                                                                                                                                                                                                 |



## **Block Diagram**



## Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                                         |            |
|------------------------------------------------------------------------------|------------|
| IN-LX, LX, PG, EN2, EN1 Voltage                                              |            |
| BS-LX, LDO Voltage                                                           |            |
| OUT, FF, TEST Voltage                                                        | 0.3V to 6V |
| Maximum Power Dissipation, $P_{D,MAX}$ , @ $T_A = 25^{\circ}C$ QFN2.5×2.5-16 | 3W         |
| Package Thermal Resistance (Note 2)                                          |            |
| $\theta$ Ja. QFN2.5×2.5-16                                                   | 33°C/W     |
| θ.c, QFN2.5×2.5-16                                                           | 5.5°C/W    |
| Junction Temperature Range                                                   |            |
| Lead Temperature (Soldering, 10 sec.)                                        | 260°C      |
| Storage Temperature Range                                                    |            |
| Dynamic LX Voltage in 10ns Duration                                          | 5V to 29V  |
| Dynamic LX Voltage in 20ns Duration                                          | 1V to 28V  |
|                                                                              |            |

## **Recommended Operating Conditions** (Note 3)

| Supply Inpr | t Voltage        | 4.5V to 24V   |
|-------------|------------------|---------------|
|             | <del>-</del>     |               |
| Junction Te | nperature Range  | 40°C to 125°C |
| Δmbient Te  | mperature Range  |               |
| Amorem 10   | inperature Range |               |



#### **Electrical Characteristics**

 $(V_{IN} = 12V, C_{OUT} = 66\mu F, C_{FF} = 220pF, T_A = 25^{\circ}C, I_{OUT} = 1A \text{ unless otherwise specified})$ 

| $(v_{IN} = 12 v, C_{OUT} = 00 \mu r, C_{FF} = 220 \mu r$ | $r_{1}, r_{1} = 23 c_{1}$ | $I_{OUT} = IA$ unless otherwise s             | pecified) |       |               |                   |
|----------------------------------------------------------|---------------------------|-----------------------------------------------|-----------|-------|---------------|-------------------|
| Parameter                                                | Symbol                    | Test Conditions                               | Min       | Typ   | Max           | Unit              |
| Input Voltage Range                                      | $V_{IN}$                  |                                               | 4.5       |       | 24            | V                 |
| Input UVLO Threshold                                     | $V_{\rm UVLO}$            | V <sub>IN</sub> rising                        |           |       | 4.2           | V                 |
| Input UVLO Hysteresis                                    | V <sub>HYS</sub>          |                                               |           | 0.3   |               | V                 |
| Quiescent Current                                        | $I_Q$                     | I <sub>OUT</sub> =0A, EN2=EN1=1,              |           | 75    | 90            | μΑ                |
| Shutdown Current 1                                       | _                         | $V_{OUT}=V_{SET}\times 105\%$<br>EN2=1, EN1=0 |           | 40    | 50            | μA                |
| Shutdown Current 2                                       | I <sub>SHDN1</sub>        | EN2=1, EN1=0<br>EN2=0, EN1=0                  |           | 6     | 10            | μA                |
| Output Voltage Set-point                                 | V <sub>SET</sub>          | CCM                                           | 3.305     | 3.338 | 3.371         | μA<br>V           |
| Top FET R <sub>DS(ON)</sub>                              |                           | CCIVI                                         | 3.303     | 36    | 3.371         | mΩ                |
| Bottom FET R <sub>DS(ON)</sub>                           | R <sub>DS(ON)1</sub>      |                                               |           | 18    |               | mΩ                |
| Output Discharge Current                                 | R <sub>DS(ON)2</sub>      | V <sub>OUT</sub> =3.338V                      |           | 90    |               | mA                |
| Top FET Current Limit                                    | I <sub>DIS</sub>          | V <sub>OUT</sub> -3.336 V                     | 12        | 90    |               | A                 |
| Bottom FET Current Limit                                 | I <sub>LMT,TOP</sub>      |                                               | 8         |       |               |                   |
|                                                          | I <sub>LMT,BOT</sub>      | LICM d.                                       | 0         | 4     |               | A                 |
| Bottom FET Reverse Current Limit                         | I <sub>LMT,RVS</sub>      | USM mode                                      |           | 4     |               | A                 |
| Soft-start Time                                          | $t_{SS}$                  | $V_{OUT}$ from 0% to $100\% V_{SET}$          |           | 1.2   |               | ms                |
| EN2/EN1 Input Voltage High                               | $V_{\rm EN,H}$            |                                               | 1         |       |               | V                 |
| EN2/EN1 Input Voltage Low                                | $V_{\rm EN,L}$            |                                               |           |       | 0.4           | V                 |
| EN1 Voltage for Ultra-sonic Mode                         | V <sub>EN1,USM</sub>      |                                               | 1         |       | 1.6           | V                 |
| EN1 Voltage for PFM Mode                                 | V <sub>EN1,PFM</sub>      | 7                                             | 2.2       |       | $V_{\rm IN}$  | V                 |
| Internal EN1 Resistor to GND                             | R <sub>EN1</sub>          |                                               |           | 2.5   |               | $M\Omega$         |
| Switching Frequency                                      | fsw                       |                                               | 510       | 600   | 690           | kHz               |
| Ultra-sonic Mode Frequency                               | fusm                      | USM mode, I <sub>OUT</sub> =0A                |           | 27    |               | kHz               |
| Min ON Time                                              | t <sub>ON,MIN</sub>       | V <sub>IN</sub> =V <sub>INMAX</sub> (Note 4)  |           | 50    |               | ns                |
| Min OFF Time                                             | toff,min                  |                                               |           | 150   |               | ns                |
| Output Over Voltage Threshold                            | $V_{OVP}$                 | V <sub>FF</sub> rising                        | 117       | 120   | 123           | $%V_{REF}$        |
| Output Over Voltage Hysteresis                           | V <sub>OVP,HYS</sub>      |                                               |           | 5     |               | $%V_{REF}$        |
| Output OVP Delay                                         | t <sub>OVP,DLY</sub>      | (Note 4)                                      |           | 20    |               | μs                |
| Output Under Voltage Protection<br>Threshold             | V <sub>UVP</sub>          |                                               | 55        | 60    | 65            | %V <sub>REF</sub> |
| Output UVP Delay                                         | t <sub>UVP,DLY</sub>      | (Note 4)                                      |           | 200   |               | μs                |
| Power Good Rising Threshold                              | V <sub>PG,R</sub>         | V <sub>FF</sub> rising (good)                 | 86        | 90    | 94            | $%V_{REF}$        |
| Power Good Falling Threshold                             | $V_{PG,F}$                | V <sub>FF</sub> falling                       | 81        | 85    | 89            | $%V_{REF}$        |
| XI                                                       | t <sub>PG,R</sub>         | Low to high (Note 4)                          | 01        | 200   |               | μs                |
| Power Good Delay                                         | t <sub>PG,F</sub>         | High to low (Note 4)                          |           | 10    |               | μs                |
| Power Good Low Voltage                                   | V <sub>PG,LOW</sub>       | $V_{FF}=0V$ , $I_{PG}=5mA$                    |           | 10    | 0.4           | V                 |
| LDO Output Voltage                                       | VPG,LOW                   | V <sub>IN</sub> =12V, I <sub>LDO</sub> =30mA  | 3.15      | 3.3   | 3.45          | V                 |
| LDO Dropout Voltage                                      | V <sub>DROPOUT</sub>      | I <sub>LDO</sub> =100mA                       | 3.13      | 300   | J. <b>T</b> J | mV                |
| LDO Output Current Limit                                 | I <sub>LMT,LDO</sub>      | TDO-100IIII I                                 | 130       | 500   | 400           | mA                |
| Bypass Switch R <sub>DS(ON)</sub>                        | R <sub>DS(ON),BYP</sub>   |                                               | 130       | 1.2   | 700           | Ω                 |
| Bypass Switch Turn-on Voltage                            | $V_{BYP}$                 |                                               | 2.9       | 3.1   |               | V                 |
| Bypass Switch Switchover                                 | V <sub>BYP,HYS</sub>      |                                               | 2.7       | 0.2   |               | V                 |
| Hysteresis Bypass Switch OVP Voltage                     |                           |                                               |           | 120   |               |                   |
|                                                          | V <sub>BYP,OVP</sub>      |                                               |           | 120   |               | $%V_{LDO}$        |
| Over Temperature Protection<br>Temperature               | $T_{OTP}$                 | T <sub>J</sub> rising (Note 4)                |           | 150   |               | °C                |
| Over Temperature Protection                              |                           |                                               |           |       |               |                   |





- **Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- **Note 2**: Package thermal resistance is measured in the natural convection at  $T_A = 25$  °C on a 8.5cm×8.5cm size, four-layer Silergy Evaluation Board with 2-oz copper.
- Note 3: The device is not guaranteed to function outside its operating conditions.
- Note 4: Guaranteed by design.





# QFN2.5×2.5-16 Package Outline Drawing



**Notes:** All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

### 1. QFN2.5×2.5 taping orientation





## 2. Carrier Tape & Reel specification for packages



| Package<br>types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|------------------|-----------------|------------------|---------------------|-----------------------|--------------------|-----------------|
| QFN2.5×2.5       | 8               | 4                | 7"                  | 400                   | 160                | 3000            |

Others: NA